13.07.2015 Views

Cortex-A8 R2P2.pdf - ARM Information Center

Cortex-A8 R2P2.pdf - ARM Information Center

Cortex-A8 R2P2.pdf - ARM Information Center

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

System Control CoprocessorFigure 3-53 shows the bit arrangement of the PLE Identification and Status Registers0-3.31 2 1 1C CReservedH1H0Figure 3-53 PLE identification and Status Registers formatTable 3-118 shows how the bit values correspond with the PLE Identification and StatusRegisters functions.Table 3-118 PLE Identification and Status Register bit functionsBitsFieldFunction[31:2] - Reserved. UNP, SBZ.[1] CH1 Provides information on PLE Channel 1 functions:0 = PLE Channel 1 function disabled1 = PLE Channel 1 function enabled. This is thereset value.[0] CH0 Provides information on PLE Channel 0 functions:0 = PLE Channel 0 function disabled1 = PLE Channel 0 function enabled. This is thereset value.Table 3-119 shows the Opcode_2 values for PLE channel function selection.Table 3-119 Opcode_2 values for PLE Identification and Status Register functionsOpcode_2Function0 Indicates channel present:0 = channel is not present1 = channel is present.1 Reserved. Does not result in an Undefined Instructionexception.3-138 Copyright © 2006-2008 <strong>ARM</strong> Limited. All rights reserved. <strong>ARM</strong> DDI 0344E

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!