13.07.2015 Views

Cortex-A8 R2P2.pdf - ARM Information Center

Cortex-A8 R2P2.pdf - ARM Information Center

Cortex-A8 R2P2.pdf - ARM Information Center

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

Design for TestCLKARESETnMBISTMODEMBISTSHIFTMBISTDSHIFTMBISTDATAINInstr[lsb] Instr[lsb+1] Instr [msb-1] Instr [msb]MBISTRUNMBISTRESULT[2:0]One-cycle MBISTDATAIN latency after MBISTSHIFTFigure 11-7 Timing of MBIST instruction loadMBIST custom GO-NOGO instruction loadFigure 11-8 on page 11-21 shows an example of an MBIST instruction load followedimmediately by a GO-NOGO instruction load. During the GO-NOGO portion of theload, MBISTDSHIFT and MBISTSHIFT both equal 1.11-20 Copyright © 2006-2008 <strong>ARM</strong> Limited. All rights reserved. <strong>ARM</strong> DDI 0344E

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!