13.07.2015 Views

Cortex-A8 R2P2.pdf - ARM Information Center

Cortex-A8 R2P2.pdf - ARM Information Center

Cortex-A8 R2P2.pdf - ARM Information Center

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

Signal DescriptionsA.7 Miscellaneous debug signalsTable A-8 shows the miscellaneous debug signals.Table A-8 Miscellaneous debug signalsSignalI/OResetDescriptionCOMMRX O b0 Receive portion of Data Transfer Register full flag:0 = empty1 = full.COMMTX O b0 Transmit portion of Data Transfer Register empty flag:0 = full1 = empty.DBGACK O b0 EDBGRQ acknowledge:0 = external debug request not acknowledged1 = external debug request acknowledged.DBGNOCLKSTOP I - Debug clock control signal: 0 = debug disabled while inWFI low-power state 1 = debug enabled while in WFIlow-power state.DBGROMADDR[31:12] I - Debug ROM base address.This pin is only sampled during reset of the processor.DBGROMADDRV I - Debug ROM base address valid:0 = address not valid1 = address valid.This pin is only sampled during reset of the processor.DBGSELFADDR[31:12] I - 2’s complement offset from the debug ROM baseaddress.This pin is only sampled during reset of theprocessor.DBGSELFADDRV I - Debug port base address valid bit:0 = address not valid1 = address valid.This pin is only sampled during reset of the processor.A-14 Copyright © 2006-2008 <strong>ARM</strong> Limited. All rights reserved. <strong>ARM</strong> DDI 0344E

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!