13.07.2015 Views

Cortex-A8 R2P2.pdf - ARM Information Center

Cortex-A8 R2P2.pdf - ARM Information Center

Cortex-A8 R2P2.pdf - ARM Information Center

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

Signal DescriptionsTable A-8 Miscellaneous debug signals (continued)SignalI/OResetDescriptionEDBGRQ I - External debug request:0 = no external debug request1 = external debug request.The processor treats the EDBGRQ input as levelsensitive. The EDBGRQ input must be asserted untilthe processor asserts DBGACK.DBGEN I - Invasive debug enable:0 = not enabled1 = enabled.DBGOSLOCKINIT I - Reset value for the OS lock:0 = not locked1 = locked.This pin is only sampled during reset of the processor.DBGNOPWRDWN O b0 No power down:0 = do not save state of debug registers1 = save state of debug registers.DBGPWRDWNREQ I - Processor power-down request:0 = no request for processor power down1 = request for processor power down.ETMPWRDWNREQ a I - ETM power-down request:0 = no request for ETM power down1 = request for ETM power down.DBGPWRDWNACK O b0 Processor power-down acknowledge0 = no acknowledge for processor power-down request1 = acknowledge for processor power-down request.ETMPWRDWNACK b O b0 ETM power-down acknowledge0 = no acknowledge for ETM power-down request1 = acknowledge for ETM power-down request.<strong>ARM</strong> DDI 0344E Copyright © 2006-2008 <strong>ARM</strong> Limited. All rights reserved. A-15

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!