13.07.2015 Views

Cortex-A8 R2P2.pdf - ARM Information Center

Cortex-A8 R2P2.pdf - ARM Information Center

Cortex-A8 R2P2.pdf - ARM Information Center

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

Clock, Reset, and Power ControlATBI/O clampL/SETM(CLK)NEONETM(ATCLK)ClampClampClampAPBI/O clampDebugClamp+L/SClamp+L/SInteger coreL/SClamp+L/SL2 cacheRAMI/O clampL/SClamp+L/SL/SAXIL1 I$ RAMBTB RAMGHB RAML1 D$ RAML/S = Level ShiftFigure 10-11 Power domainsWhen implementing the different power domains, the following modes of operationapply:• integer core in running mode:— All logic are powered and operational.— NEON are powered down and all other logic powered and operational. Thismode minimizes the NEON leakage when NEON is not required.10-16 Copyright © 2006-2008 <strong>ARM</strong> Limited. All rights reserved. <strong>ARM</strong> DDI 0344E

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!