13.07.2015 Views

Cortex-A8 R2P2.pdf - ARM Information Center

Cortex-A8 R2P2.pdf - ARM Information Center

Cortex-A8 R2P2.pdf - ARM Information Center

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

NEON and VFP Programmer’s ModelExceptionsThe VFP coprocessor implements the VFPv3 architecture and sets all exception statusbits in the FPSCR register as required for each instruction. The VFP coprocessor doesnot support user-mode traps. The VFP coprocessor ignores exception enable bits in theFPSCR register. FPSCR bits [15, 12:8] are read-only and read-as-zero. Writes to theseenable bits are ignored.13-26 Copyright © 2006-2008 <strong>ARM</strong> Limited. All rights reserved. <strong>ARM</strong> DDI 0344E

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!