13.07.2015 Views

Cortex-A8 R2P2.pdf - ARM Information Center

Cortex-A8 R2P2.pdf - ARM Information Center

Cortex-A8 R2P2.pdf - ARM Information Center

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

Instruction Cycle TimingTable 16-22 shows the range of cycle times for VFPv3 data-processing instruction withnormal numbers. Subnormal numbers usually take more time as the Subnormal penaltycolumn in Table 16-22 shows. Special numbers are handled by separate logic, andusually take less time than what is indicated in this table.Table 16-22 VFP Instruction cycle countsInstructionSingle precisioncyclesDouble precisioncyclesSubnormal penaltyFADD 9-10 9-10 operand/resultFSUB 9-10 9-10 operand/resultFMUL 10-12 11-17 operand/resultFNMUL 10-12 11-17 operand/resultFMAC 18-21 19-26 operand/intermediate/resultFNMAC 18-21 19-26 operand/intermediate/resultFMSC 18-21 19-26 operand/intermediate/resultFNMSC 18-21 19-26 operand/intermediate/resultFDIV 20-37 29-65 operand/resultFSQRT 19-33 29-60 operandFCONST 4 4 noneFABS 4 4 noneFCPY 4 4 noneFNEG 4 4 noneFCMP 4 or 7 4 or 7 noneFCMPE 4 or 7 4 or 7 noneFCMPZ 4 or 7 4 or 7 noneFCMPEZ 4 or 7 4 or 7 noneFCVTDS 5 - operandFCVTSD - 7 intermediateFSITO 9 9 none16-42 Copyright © 2006-2008 <strong>ARM</strong> Limited. All rights reserved. <strong>ARM</strong> DDI 0344E

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!