13.07.2015 Views

ARM Cortex-A15 MPCore Processor Technical Reference Manual

ARM Cortex-A15 MPCore Processor Technical Reference Manual

ARM Cortex-A15 MPCore Processor Technical Reference Manual

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

Introduction1.7.5 r1p0 - r2p0The following changes have been made in this release:• ID register values changed to reflect product revision status:Main ID Register 0x412FC0F0Debug ID Register 0x3515F020ETM ID Register 0x411CF312Peripheral ID2 Register0x0000002B• The input signals, nVIRQ and nVFIQ, are always present regardless of whether the GICis present or not. See GIC configuration on page 8-6.• L2ACTLR bit[5] is now reserved, RAZ/WI. See L2 Auxiliary Control Register onpage 4-100.• Renamed PMCCFILTR to PMXEVTYPER31 in the PMU register summary table. SeeTable 11-1 on page 11-4.• Various engineering errata fixes.1.7.6 r2p0 - r2p1The following changes have been made in this release:• ID register values changed to reflect product revision status:Main ID Register 0x412FC0F1Debug ID Register 0x3515F021• Various engineering errata fixes.1.7.7 r2p1 - r2p2The following changes have been made in this release:• ID register values changed to reflect product revision status:Main ID Register 0x412FC0F2Debug ID Register 0x3515F022• Various engineering errata fixes.1.7.8 r2p2 - r3p0The following changes have been made in this release:• ID register values changed to reflect product revision status:Main ID Register 0x413FC0F0Debug ID Register 0x3515F030ETM ID Register 0x411CF313Peripheral ID2 Register0x0000003B• Added processor clock stop pins, CPUCLKOFF, configurable option. SeeImplementation options on page 1-7 and Clocks on page 2-8.<strong>ARM</strong> DDI 0438I Copyright © 2011-2013 <strong>ARM</strong>. All rights reserved. 1-12ID062913Non-Confidential

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!