13.07.2015 Views

ARM Cortex-A15 MPCore Processor Technical Reference Manual

ARM Cortex-A15 MPCore Processor Technical Reference Manual

ARM Cortex-A15 MPCore Processor Technical Reference Manual

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

Functional DescriptionCLKnCPUPORESET[3:0]nCORERESET[3:0]nCXRESET[3:0]nPRESETDBG[3:0]nL2RESETHIGH-inactiveHIGH-inactiveHIGH-inactiveHIGH-inactiveHIGH-inactivenDBGRESET16 CLK cycles minimumFigure 2-10 Debug CLK reset timingDebug PCLKDBG resetUse nPRESETDBG to reset the Debug APB, CTI and CTM logic in the PCLKDBG domain.This reset holds the Debug PCLKDBG unit in a reset state so that the power to the unit can besafely applied during power up.To safely reset the Debug PCLKDBG unit, nPRESETDBG must be asserted for a minimum of16 PCLKDBG cycles.Figure 2-11 shows the Debug PCLKDBG reset sequence.PCLKDBGnCPUPORESET[3:0]nCORERESET[3:0]nCXRESET[3:0]nDBGRESET[3:0]nL2RESETHIGH-inactiveHIGH-inactiveHIGH-inactiveHIGH-inactiveHIGH-inactivenPRESETDBG16 PCLKDBG cycles minimumFigure 2-11 Debug PCLKDBG reset timingMemory arrays resetDuring a processor reset, the following memory arrays in the processor are invalidated at reset:• Branch Prediction arrays such as BTB, GHB, and Indirect Predictor.• L1 instruction and data TLBs.• L1 instruction and data caches.<strong>ARM</strong> DDI 0438I Copyright © 2011-2013 <strong>ARM</strong>. All rights reserved. 2-19ID062913Non-Confidential

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!