13.07.2015 Views

ARM Cortex-A15 MPCore Processor Technical Reference Manual

ARM Cortex-A15 MPCore Processor Technical Reference Manual

ARM Cortex-A15 MPCore Processor Technical Reference Manual

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

Signal DescriptionsTable A-4 GIC signals (continued)Signal Type DescriptionnFIQOUT[N:0] a Output Active-LOW output of individual processor nFIQ from the GIC.For use when processors are powered down and interrupts from the GIC are routed to anexternal power controller.PERIPHBASE[39:15] Input Specifies the base address for the GIC registers. This value is sampled into the CP15Configuration Base Address Register (CBAR) at reset. See Configuration Base AddressRegister on page 4-106.PERIPHCLKEN a Input GIC clock enable.a. This signal is not present if the <strong>Cortex</strong>-<strong>A15</strong> <strong>MPCore</strong> processor is configured without the GIC.b. This signal is not present if the <strong>Cortex</strong>-<strong>A15</strong> <strong>MPCore</strong> processor is configured with zero Shared Peripheral Interrupt (SPI) inputs or withoutthe GIC.<strong>ARM</strong> DDI 0438I Copyright © 2011-2013 <strong>ARM</strong>. All rights reserved. A-7ID062913Non-Confidential

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!