13.07.2015 Views

ARM Cortex-A15 MPCore Processor Technical Reference Manual

ARM Cortex-A15 MPCore Processor Technical Reference Manual

ARM Cortex-A15 MPCore Processor Technical Reference Manual

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

Appendix BRevisionsThis appendix describes the technical changes between released issues of this book.Table B-1 Issue AChange Location AffectsFirst release - -Table B-2 Differences between issue A and issue BChange Location AffectsAdded L2 arbitration register slice as another <strong>Cortex</strong>-<strong>A15</strong>configurable optionAdded a note to indicate that if L2 arbitration register slice isincluded, an additional pipeline stage is added to the L2arbitration logicUpdated the table for valid combinations of L2 tag and dataRAM register sliceAdded a new section for event communication using WFE andSEV instructionsTable 1-1 on page 1-7Implementation options on page 1-7Table 1-2 on page 1-8Event communication using WFE and SEV instructionson page 2-37r0p0r0p0r0p0r0p0Updated the reset value of the Main ID Register • Table 4-2 on page 4-4• Table 4-16 on page 4-14r1p0Updated bits[23:20] of the Main ID Register Main ID Register on page 4-27 r1p0<strong>ARM</strong> DDI 0438I Copyright © 2011-2013 <strong>ARM</strong>. All rights reserved. B-1ID062913Non-Confidential

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!