13.07.2015 Views

ARM Cortex-A15 MPCore Processor Technical Reference Manual

ARM Cortex-A15 MPCore Processor Technical Reference Manual

ARM Cortex-A15 MPCore Processor Technical Reference Manual

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

System ControlName CRn Op1 CRm Op2 Reset Width DescriptionTable 4-26 Virtualization Extensions registers (continued)HPFAR 4 UNK 32-bit Hyp IPA Fault Address Register, see the <strong>ARM</strong> ®Architecture <strong>Reference</strong> <strong>Manual</strong> <strong>ARM</strong>v7-A and<strong>ARM</strong>v7-R editionHMAIR0 c10 4 c2 0 UNK 32-bit Hyp Memory Attribute Indirection Register 0, seethe <strong>ARM</strong> ® Architecture <strong>Reference</strong> <strong>Manual</strong><strong>ARM</strong>v7-A and <strong>ARM</strong>v7-R editionHMAIR1 1 UNK 32-bit Hyp Memory Attribute Indirection Register 1, seethe <strong>ARM</strong> ® Architecture <strong>Reference</strong> <strong>Manual</strong><strong>ARM</strong>v7-A and <strong>ARM</strong>v7-R editionHAMAIR0 c3 0 UNK 32-bit Hyp Auxiliary Memory Attribute IndirectionRegister 0 on page 4-89HAMAIR1 1 UNK 32-bit Hyp Auxiliary Memory Attribute IndirectionRegister 1 on page 4-89HVBAR c12 4 c0 0 UNK 32-bit Hyp Vector Base Address Register, see the <strong>ARM</strong> ®Architecture <strong>Reference</strong> <strong>Manual</strong> <strong>ARM</strong>v7-A and<strong>ARM</strong>v7-R editiona. The reset value is the value of the Main ID Register.b. The reset value is the value of the Multiprocessor Affinity Register.c. The reset value for bit[7] is UNK.d. The reset value depends on the VFP and NEON configuration. If VFP and NEON are implemented, the reset value is 0x000033FF.If VFP is implemented but NEON is not implemented, the reset value is 0x0000B3FF. If VFP and NEON are not implemented, thereset value is 0x0000BFFF.e. The reset value for bits[55:48] is b00000000.4.2.27 Hyp mode TLB maintenance operationsTable 4-27 shows the 32-bit wide TLB maintenance operations added for VirtualizationExtensions.Name CRn Op1 CRm Op2 Reset DescriptionTable 4-27 Hyp mode TLB maintenance operationsTLBIALLHIS c8 4 c3 0 UNK Invalidate entire Hyp unified TLB InnerShareable, see the <strong>ARM</strong> ® Architecture <strong>Reference</strong><strong>Manual</strong> <strong>ARM</strong>v7-A and <strong>ARM</strong>v7-R editionTLBIMVAHIS 1 UNK Invalidate Hyp unified TLB by MVA InnerShareable, see the <strong>ARM</strong> ® Architecture <strong>Reference</strong><strong>Manual</strong> <strong>ARM</strong>v7-A and <strong>ARM</strong>v7-R editionTLBIALLNSNHIS 4 UNK Invalidate entire Non-secure Non-Hyp unifiedTLB Inner Shareable, see the <strong>ARM</strong> ® Architecture<strong>Reference</strong> <strong>Manual</strong> <strong>ARM</strong>v7-A and <strong>ARM</strong>v7-Redition<strong>ARM</strong> DDI 0438I Copyright © 2011-2013 <strong>ARM</strong>. All rights reserved. 4-24ID062913Non-Confidential

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!