13.07.2015 Views

ARM Cortex-A15 MPCore Processor Technical Reference Manual

ARM Cortex-A15 MPCore Processor Technical Reference Manual

ARM Cortex-A15 MPCore Processor Technical Reference Manual

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

Debug10.3 Debug register summaryTable 10-1 shows the 32-bit or 64-bit wide CP14 interface registers, accessed by the MCR, MRC,MCCR, or MRRC instructions in the order of CRn, Op1, CRm, Op2.Table 10-1 CP14 debug register summaryRegisternumberOffset CRn Op1 CRm Op2 Name Type Description0 0x000 c0 0 c0 0 DBGDIDR RO Debug ID Register onpage 10-101-5 0x004-0x014 - - - - - - Reserved6 0x018 c0 0 c6 0 DBGWFAR RW Watchpoint Fault AddressRegister, UNK/SBZ7 0x01C c0 0 c7 0 DBGVCR RW Vector Catch Register, see the<strong>ARM</strong> ® Architecture <strong>Reference</strong><strong>Manual</strong> <strong>ARM</strong>v7-A and<strong>ARM</strong>v7-R edition8 0x020 - - - - - - Reserved9 0x024 - - - - DBGECR RW Event Catch Register, see the<strong>ARM</strong> ® Architecture <strong>Reference</strong><strong>Manual</strong> <strong>ARM</strong>v7-A and<strong>ARM</strong>v7-R edition10 0x028 c0 0 c10 0 - - Not implemented11 0x02C c0 0 c11 0 - - Not implemented12-31 0x030-0x07C - - - - - - Reserved32 0x080 c0 0 c0 2 DBGDTRRX externalviewRWHost to Target Data Transfer,see the <strong>ARM</strong> ® Architecture<strong>Reference</strong> <strong>Manual</strong> <strong>ARM</strong>v7-Aand <strong>ARM</strong>v7-R edition33 0x084 - - - - DBGITR WO Instruction Transfer Register,see the <strong>ARM</strong> ® Architecture<strong>Reference</strong> <strong>Manual</strong> <strong>ARM</strong>v7-Aand <strong>ARM</strong>v7-R editionDBGPCSR RO Program Counter SamplingRegister on page 10-1134 0x088 c0 0 c2 2 DBGDSCR externalview35 0x08C c0 0 c3 2 DBGDTRTX externalviewRWRWDebug Status and ControlRegister, see the <strong>ARM</strong> ®Architecture <strong>Reference</strong> <strong>Manual</strong><strong>ARM</strong>v7-A and <strong>ARM</strong>v7-ReditionTarget to Host Transfer, see the<strong>ARM</strong> ® Architecture <strong>Reference</strong><strong>Manual</strong> <strong>ARM</strong>v7-A and<strong>ARM</strong>v7-R edition36 0x090 - - - - DBGDRCR WO Debug Run Control Registeron page 10-12<strong>ARM</strong> DDI 0438I Copyright © 2011-2013 <strong>ARM</strong>. All rights reserved. 10-6ID062913Non-Confidential

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!