13.07.2015 Views

ARM Cortex-A15 MPCore Processor Technical Reference Manual

ARM Cortex-A15 MPCore Processor Technical Reference Manual

ARM Cortex-A15 MPCore Processor Technical Reference Manual

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

Program Trace Macrocell12.7.13 Miscellaneous Input RegisterThe ITMISCIN characteristics are:PurposeEnables the values of signal inputs to be read when bit[0] of theETMITCTRL is set. See Integration Mode Control Register onpage 12-30 is set.Usage constraints There are no usage constraints.ConfigurationsAvailable in all PTM configurations.Attributes See the register summary in Table 12-4 on page 12-11.Figure 12-13 shows the ITMISCIN bit assignments.31 4 3 0ReservedPTMEXTIN[3:0]Figure 12-13 ITMISCIN bit assignmentsTable 12-16 shows the ITMISCIN bit assignments.Table 12-16 ITMISCIN bit assignmentsBits Name Function[31:4] - Reserved[3:0] PTMEXTIN[3:0] Returns the value of the EXTIN[3:0] inputs12.7.14 Trigger RegisterThe ITTRIGGER characteristics are:PurposeControls signal outputs when bit[0] of the ETMITCTRL is set. SeeIntegration Mode Control Register on page 12-30.Usage constraints There are no usage constraints.ConfigurationsAvailable in all PTM configurations.Attributes See the register summary in Table 12-4 on page 12-11.Figure 12-14 shows the ITTRIGGER bit assignments.31 1 0ReservedPTMTRIGGERFigure 12-14 ITTRIGGER bit assignments<strong>ARM</strong> DDI 0438I Copyright © 2011-2013 <strong>ARM</strong>. All rights reserved. 12-26ID062913Non-Confidential

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!