13.07.2015 Views

ARM Cortex-A15 MPCore Processor Technical Reference Manual

ARM Cortex-A15 MPCore Processor Technical Reference Manual

ARM Cortex-A15 MPCore Processor Technical Reference Manual

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

Signal DescriptionsA.8 Power management signalsSignal Type DescriptionTable A-7 shows the power management signals. The value of N is one less than the number ofprocessors in your design.nISOLATECPU[N:0] a Input Individual processor clamp control:0 <strong>Processor</strong> clamp active.1 <strong>Processor</strong> clamp not active.nISOLATECX[N:0] a Input Individual NEON and VFP clamp control:0 NEON and VFP clamp active.1 NEON and VFP clamp not active.nISOLATEL2MISC a Input L2 control, GIC, and Timer clamp control:0 L2 control, GIC, and Timer clamp active.1 L2 control, GIC, and Timer clamp not active.Table A-7 Power management signalsnISOLATEPDBG a Input Debug, CTI, and CTM in the PCLKDBG domain clamp control:0 Debug, CTI, and CTM in the PCLKDBG domain clamp active.1 Debug, CTI, and CTM in the PCLKDBG domain clamp not active.nPWRUPCPU[N:0] a Input Individual processor power switch enable:0 <strong>Processor</strong> power switch enabled.1 <strong>Processor</strong> power switch not enabled.nPWRUPCX[N:0] a Input Individual NEON and VFP power switch enable:0 NEON and VFP power switch enabled.1 NEON and VFP power switch not enabled.nPWRUPL2MISC a Input L2 control, GIC, and Timer power switch enable:0 L2 control, GIC, and Timer power switch enabled.1 L2 control, GIC, and Timer power switch not enabled.nPWRUPL2RAM a Input L2 tag bank RAMs power switch enable:0 L2 tag bank RAMs power switch enabled.1 L2 tag bank RAMs power switch not enabled.nPWRUPPDBG a Input Debug, CTI, and CTM in the PCLKDBG domain power switch enable:0 Debug, CTI, and CTM in the PCLKDBG domain power switch enabled.1 Debug, CTI, and CTM in the PCLKDBG domain power switch not enabled.QACTIVE[N:0] b Output <strong>Processor</strong> activity hint:0 <strong>Processor</strong> not active, possible retention.1 <strong>Processor</strong> active.<strong>ARM</strong> DDI 0438I Copyright © 2011-2013 <strong>ARM</strong>. All rights reserved. A-10ID062913Non-Confidential

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!