15.01.2013 Views

U. Glaeser

U. Glaeser

U. Glaeser

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

115. M. Dell’Amico and M. Trubian. Applying Tabu search to the job-shop scheduling problem. Annals<br />

of Operations Research, 41:231–252, 1993.<br />

116. M. Widmer and A. Hertz. A new heuristic method for the flow shop sequencing problem. European<br />

Journal of Operational Research, 41:186–193, 1989.<br />

117. J. W. Barnes and J. B. Chambers. Solving the job shop scheduling problem with Tabu search. IIE<br />

Transactions, 27:257–263, 1995.<br />

118. M. Widmer. Job shop scheduling with tooling constraints: A Tabu search approach. Journal of<br />

Operational Research Society, 42(1):75–82, 1991.<br />

119. K. S. Al-Sultan and C. A. Fedjki. A Tabu search based algorithm for the fuzzy clustering problem.<br />

Pattern Recognition, 1998.<br />

120. R. Hubscher and F. Glover. Applying Tabu search with influential diversification to multiprocessor<br />

scheduling. Computers & Operations Research, 21(8):877–884, 1994.<br />

121. I. H. Osman. Metastrategy Simulated Annealing and Tabu search algorithms for the vehicle routing<br />

problem. Annals of Operations Research, 41:421–451, 1993.<br />

122. F. Semet and E. Taillard. Solving real-life vehicle routing problems efficiently using Tabu search.<br />

Annals of Operations Research, 41:469–488, 1993.<br />

123. J. Renaud, G. Laporte, and F. F. Boctor. A Tabu search heuristic for the multi-depot vehicle routing<br />

problem. Computers Ops Research, 23:229–235, 1996.<br />

124. F. Glover and R. Hubscher. Binpacking with a Tabu search. Technical Report, Graduate School of<br />

Business Administration, University of Colorado at Boulder, 1991.<br />

125. L. Song and A. Vannelli. VLSI placement using Tabu search. Microelectronics Journal, 17(5):437–445,<br />

1992.<br />

126. S. Areibi and A. Vannelli. Circuit partitioning using a Tabu search approach. In 1993 IEEE International<br />

Symposium on Circuits and Systems, pp. 1643–1646, 1993.<br />

127. Habib Youssef and Sadiq M. Sait. Timing driven global router for standard cell design. International<br />

Journal of Computer Systems Science and Engineering, 1998.<br />

128. Sadiq M. Sait, S. Ali, and M. S. T. Benten. Scheduling and allocation in high-level synthesis using<br />

stochastic techniques. Microelectronics Journal, 27(8):693–712, October 1996.<br />

129. S. Amellal and B. Kaminska. Functional synthesis of digital systems with TASS. IEEE Transactions<br />

on Computer-Aided Design, 13(5):537–552, May 1994.<br />

130. F. Glover and M. Laguna. Tabu search. In C. Reeves, editor, Modern Heuristic Techniques for<br />

Combinatorial Problems. McGraw-Hill, Europe, 1995.<br />

131. Y. L. Lin, Y. C. Hsu, and F. H. S. Tsai. SILK: A Simulated Evolution router. IEEE Transactions on<br />

Computer-Aided Design, 8(10):1108–1114, October 1989.<br />

132. A. Ly and Jack T. Mowchenko. Applying Simulated Evolution to high level-synthesis. IEEE Transactions<br />

on Computer-Aided Design, 12(3):389–409, March 1993.<br />

133. C. Y. Mao and Y. H. Hu. SEGMA: A Simulated Evolution gate matrix layout algorithm. VLSI Design,<br />

2(3):241–257, 1994.<br />

134. C. Y. Mao. Simulated Evolution Algorithms for Gate Matrix layouts. Ph.D. Thesis, University of<br />

Wisconsin, Madison, 1994.<br />

135. Ching-Dong Chen, Yuh-Sheng Lee, A.C.-H. Wu, and Youn-Long Lin. Tracer-FPGA: A router for<br />

RAM-based FPGA’s. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems,<br />

14(3):371–374, March 1995.<br />

136. T. Koide, S. Wakabayashi, and N. Yoshida an integrated approach to pin assignment and global<br />

routing for VLSI building-block layout. In 1993 European Conference on Design Automation with<br />

the European Event in ASIC Design, pp. 24–28, Loss Alamitos, CA, USA, Feb 1993. IEEE Computer<br />

Society Press.<br />

137. Yirng-An Chen, Youn-Long Lin, and Yu-Chin Hsu. A new global router for ASIC design based on<br />

Simulated Evolution. In Proceedings of the 33rd IEEE Midwest Symposium on Circuits and Systems,<br />

pp. 261–265, New York, NY, USA, May 1989.<br />

© 2002 by CRC Press LLC

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!