15.01.2013 Views

U. Glaeser

U. Glaeser

U. Glaeser

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

6. Svensson, C. and Tjarnstrom, R., Switch-level simulation and the pass transistor Exor gate, IEEE<br />

Trans. Computer-Aided Design, 7, 994, 1988.<br />

7. Mori, J., et al., A 10-ns 54 × 54-b parallel structured full array multiplier with 0.5-µm CMOS<br />

technology, IEEE J. Solid-State Circuits, 26, 600, 1991.<br />

8. Kilburn, T., Edwards, D. B. G., and Aspinall, D., Parallel addition in digital computers: a new fast<br />

“carry” circuit, Proc. IEE, 106, Pt. B, 464, 1959.<br />

9. Mead, C. and Conway, L., Introduction to VLSI systems, Addison-Wesley, Reading, MA, 1980.<br />

10. Oklobdzija, V. G. and Barnes, E. R., On implementing addition in VLSI technology, J. Parallel and<br />

Distributed Computing, 5, 716, 1988.<br />

11. Sato, T., et al., An 8.5 ns 112-b transmission gate adder with a conflict-free bypass circuit, IEEE J.<br />

Solid-State Circuits, 27, 657, 1992.<br />

12. Oklobdzija, V. G. and Barnes, E. R., Some optimal schemes for ALU implementation in VLSI technology,<br />

Proc. 7th Symp. on Computer Arithmetic, 5, 716, 1988.<br />

13. Weinberger, A. and Smith, J. L., A logic for high-speed addition, National Bureau of Standards,<br />

Circulation 591, 3, 1958.<br />

14. Kogge, P. M. and Stone, H. S., A parallel algorithms for the efficient solution of a general class of<br />

recurrence equations, IEEE Trans. Computers, C-22, 786, 1973.<br />

15. Bilgory, A. and Gajski, D. D., Automatic generation of cells for recurrence structures, Proc. 18th<br />

Design Automation Conf., Nashville, TN, 1981.<br />

16. Brent, R. P. and Kung, H. T., A regular layout for parallel adders, IEEE Trans. Computers, C-31, 260,<br />

1982.<br />

17. Sklanski, J., Conditional-sum addition logic, IRE Trans. Electron. Computers, EC-9, 226, 1960.<br />

18. Bedrij, O. J., Carry-select adder, IRE Trans. Electron. Computers, EC-11, 340, 1962.<br />

19. Lynch, T. and Swartzlander, Jr., E. E., A spanning tree carry lookahead adder, IEEE Trans. Computers,<br />

41, 931, 1992.<br />

20. Dopperpuhl, D. W., et al., A 200 MHz 64-b dual-issue CMOS microprocessor, IEEE J. Solid-State<br />

Circuits, 27, 1555, 1992.<br />

21. Suzuki, M., et al., A 1.5-ns 32-b CMOS ALU in double pass-transistor logic, IEEE J. Solid-State<br />

Circuits, 28, 1145, 1993.<br />

22. Glasser, L. A. and Dobberpuhl, D. W., The Design and analysis of VLSI circuits, Addison-Wesley,<br />

Reading, MA, 1985.<br />

23. Oowaki, Y., et al., A sub-10-ns 16 × 16 multiplier using 0.6-µm CMOS technology, IEEE J. Solid-<br />

State Circuits, SC-22, 762, 1987.<br />

24. Wallace, C. S., A suggestion for a fast multiplier, IEE Trans. Electron. Computers, EC-13, 14, 1964.<br />

25. Dadda, L., Some schemes for parallel multipliers, Alta Frequenza, 34, 349, 1965.<br />

26. Stenzel, W. J., Kubitz, W. J., and Garcia, G. H., A compact high-speed parallel multiplication scheme,<br />

IEEE Trans. Computers, C-26, 948, 1977.<br />

27. Cooper, A. R., Parallel architecture modified Booth multiplier, IEE Proceedings, 135, Pt. G., 125, 1988.<br />

28. Stearns, C. C. and Ang, P. H., Yet another multiplier architecture, IEEE Custom Integrated Circuits<br />

Conf., Boston, 24.6.1, 1990.<br />

29. Nagamatsu, M., et al., A 15-ns 32 × 32-b multiplier with an improved parallel structure, IEEE J.<br />

Solid-State Circuits, 25, 494, 1990.<br />

30. Hokenek, E., Montoye, R. K., and Cook, P. W., Second-generation RISC floating-point with multiplyadd<br />

fused, IEEE J. Solid-State Circuits, 25, 1207, 1990.<br />

31. Mou, Z. A. and Jutand, F., “Overturned-Stairs” adder trees and multiplier design, IEEE Trans.<br />

Computers, 41, 940, 1992.<br />

32. Oklobdzija, V. G. and Villeger, D., Multiplier design utilizing improved column compression tree<br />

and optimized final adder in CMOS technology, Int’l Symp. VLSI Tech., Systems & Appl., Taipei,<br />

Taiwan, 1993.<br />

33. Weinberger, A., 4:2 carry-save adder module, IBM Tech. Discl. Bulletin, 23, 1981.<br />

© 2002 by CRC Press LLC

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!