15.01.2013 Views

U. Glaeser

U. Glaeser

U. Glaeser

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

References<br />

1. Montanaro, J., et al., A 160-MHz, 32-b, 0.5 W CMOS RISC processor, IEEE J. Solid-State Circuits,<br />

vol. 31, no. 11, pp. 1703–1714, Nov. 1996.<br />

2. Vittoz, E., Micropower IC, Proc. IEEE ESSCC, pp. 174–189, Sep. 1980.<br />

3. Chandrakasan, A., Sheng, S., and Brodersen, R. W., Low-power CMOS digital design, IEEE J. Solid-<br />

State Circuits, vol. 27, no. 4, pp. 473–484, April 1992.<br />

4. Davari, B., Dennard, R., and Shahidi, G., CMOS scaling for high performance and low power—the<br />

next ten years, Proc. IEEE, pp. 595–606, April 1995.<br />

5. Standard Performance Evaluation Corporation, SPEC Run and Reporting Rules for CPU95 Suites,<br />

Technical Document, Sep. 1994.<br />

6. Burd, T. and Brodersen, R. W., Processor design for portable systems, J. VLSI Signal Processing, vol.<br />

1, pp. 288–297, Jan. 1995.<br />

7. Gonzalez, R. and Horowitz, M. A., Energy dissipation in general purpose microprocessors, IEEE J.<br />

Solid-State Circuits, vol. 31, pp. 1277–1284, Sept. 1996.<br />

8. Hewlett Packard, CMOS 14TA/B Reference Manual, Document No. #A-5960-7127-3, Jan. 1995.<br />

9. Burd, T., et al., A dynamic voltage scaled microprocessor system, IEEE J. Solid-State Circuits, vol. 35,<br />

pp. 1571–1580, Nov. 2000.<br />

10. Advanced RISC Machines Ltd., ARM8 data-sheet, Document No. #ARM-DDI-0080C, July 1996.<br />

11. Kuroda, T., et al., Variable supply-voltage scheme for low-power high-speed CMOS digital design,<br />

IEEE J. Solid-State Circuits, vol. 33, no. 3, pp. 454–462, March 1998.<br />

12. Pering, T., Burd, T., and Brodersen, R. W., Voltage scheduling in the lpARM microprocessor system,<br />

in IEEE ISLPED Dig. Tech. Papers, July 2000, pp. 96–101.<br />

13. Pering, T., Energy-efficient operating system techniques, Ph.D. dissertation, University of California,<br />

Berkeley, May 2000.<br />

14. Stratakos, A., Brodersen, R. W., and Sanders, S., High-efficiency low-voltage dc-dc conversion for<br />

portable applications, in IEEE Int. Workshop Low-Power Design, April 1994, pp. 619–626.<br />

15. Stratakos, A., High-efficiency, low-voltage dc-dc conversion for portable applications, Ph.D. dissertation,<br />

University of California, Berkeley, Dec. 1998.<br />

16. Weicker, R., Dhrystone: a synthetic systems programming benchmark, Communications of the ACM,<br />

vol. 27, no. 10, pp. 1013–1030, Oct. 1984.<br />

17. Yano, K., et al., A 3.8 ns CMOS 16 × 16 multiplier using complementary pass transistor logic, Proc.<br />

IEEE CICC, pp. 10.4.1–10.4.4, May 1989.<br />

18. Burd, T. and Brodersen, R. W., Design issues for dynamic voltage scaling, in IEEE ISLPED Dig. Tech.<br />

Papers, July 2000, pp. 9–14.<br />

19. Weste, N. and Eshraghian, K., Principles of CMOS VLSI design, 2nd ed., Addison-Wesley, Reading,<br />

MA, 1993.<br />

20. Burd, T., Energy-efficient processor system design, Ph.D. dissertation, University of California, Berkeley,<br />

Document No. UCB/ERL M01/13, March 2001.<br />

21. Kawashima, S., et al., A charge-transfer amplifier and an encoded-bus architecture for low-power<br />

SRAM’s, IEEE J. Solid-State Circuits, vol. 33, no. 5, pp. 793–799, May 1998.<br />

22. Intel Inc., Mobile Intel®* Pentium® III processor featuring Intel® SpeedStep technology performance<br />

brief, Document No. 249560-001, 2001.<br />

23. Klaiber, A., The technology behind Crusoe processors, Transmeta Inc. whitepaper, 2000.<br />

24. Advanced Micro Devices Inc., AMD PowerNow! Technology: dynamically manages power and performance,<br />

Publication No. 24404, Dec. 2000.<br />

25. Intel Inc., Intel® XScale core, Document No. 273473-001, Dec. 2000.<br />

© 2002 by CRC Press LLC

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!