15.01.2013 Views

U. Glaeser

U. Glaeser

U. Glaeser

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

19. S. Uramoto et al. A 100 MHz 2-D discrete cosine transform core processor. IEEE Journal of Solid-<br />

State Circuits, 36(4), April 1992.<br />

20. A. Peled, B. Liu. A new hardware realization of digital filters. IEEE Transactions on Acoustics Speech<br />

and Signal Processing, ASSP-22, Dec. 1974.<br />

21. S. White. Applications of distributed arithmetic to digital signal processing: a tutorial review. IEEE<br />

ASSP Magazine, July 1989.<br />

22. L. Nielsen, J. Sparso. An 85 µW asynchronous filter bank for a digital hearing aid. In 1998 IEEE<br />

International Solid State Circuits Conference Digest of Technical Papers, Feb. 1998, pp. 108–109.<br />

23. T. Xanthopoulos, A. Chandrakasan. A low-power DCT core using adaptive bitwidth and arithmetic<br />

activity exploiting signal correlations and quantization. IEEE Journal of Solid-State Circuits, 35(5),<br />

May 2000, pp. 740–750.<br />

24. K. Rao, P. Yip. Discrete Cosine Transform: Algorithms, Advantages, Applications. Academic Press,<br />

San Diego, 1990.<br />

25. D. LeGall. MPEG: A video compression standard for multimedia applications. Communications of<br />

the ACM, 34(4), April 1991, pp. 46–58.<br />

26. G. Wallace. The JPEG still picture compression standard. Communications of the ACM, 34(4), April<br />

1991, pp. 30–44.<br />

27. T. Xanthopoulos, A. Chandrakasan. A low-power IDCT macrocell for MPEG-2 MP@ML exploiting<br />

data distribution properties for minimal activity. IEEE Journal of Solid-State Circuits, 34(5), May<br />

1999, pp. 693–703.<br />

28. W. Chen, C. Smith, S. Fralick. A fast computational algorithm for the discrete cosine transform.<br />

IEEE Transactions on Communications, 25(9), Sept. 1977.<br />

29. E. Feig, S. Winograd. Fast algorithms for the discrete cosine transform. IEEE transactions on Signal<br />

Processing, 40(9), Sept. 1992, pp. 2174–2193.<br />

30. L. McMillan, L. Westover. A forward-mapping realization of the inverse discrete cosine transform.<br />

In Proceedings of the 1992 Data Compression Conference, IEEE Computer Society Press, March 1992,<br />

pp. 219–228.<br />

31. J. Ludwig, S. Nawab, A. Chandrakasan. Low-power digital filtering using approximate processing.<br />

IEEE Journal of Solid-State Circuits, 31(3), March 1996, pp. 395–400.<br />

32. C. Nikol, P. Larsson, K. Azadet, N. O’Neill. A low-power 128-tap digital adaptive equalizer for broadband<br />

modems. IEEE Journal of Solid-State Circuits, 32(11), Nov. 1997, pp. 1777–1789.<br />

33. R. Amirtharajah, T. Xanthopoulos, A. Chandrakasan. Power scalable processing using distributed<br />

Arithmetic. In Proceedings of the 1999 International Symposium on Low Power Electronics and Design,<br />

Aug. 1999, pp. 170–175.<br />

34. R. Amirtharajah, S. Meninger, O. Mur-Miranda, A. Chandrakasan, J. Lang. A micropower programmable<br />

DSP powered using a MEMS-based vibration-to-electric energy converter. In 2000 IEEE<br />

International Solid-State Circuits Conference Digest of Technical Papers, Feb. 2000, pp. 362–363.<br />

35. A. Chandrakasan, A. Burstein, R. Brodersen. A low-power chipset for a portable multimedia I/O<br />

terminal. IEEE Journal of Solid-State Circuits, Dec. 1994, pp. 1415–1428.<br />

36. R. Amirtharajah. Design of low power VLSI systems powered by ambient mechanical vibration. PhD<br />

Thesis, Massachusetts Institute of Technology, May 1999.<br />

37. T. Simon, A. Chandrakasan. An Ultra low power adaptive wavelet video encoder with integrated<br />

memory. IEEE Journal of Solid-State Circuits, 35(4), April 2000, pp. 572–582.<br />

38. J. Goodman, A. Chandrakasan. An energy-efficient IEEE 1363-based reconfigurable public-key cryptography<br />

processor. In 2001 IEEE International Solid-State Circuits Conference Digest of Technical<br />

Papers, Feb. 2001, pp. 330–331.<br />

39. P. Mosch et al. A 660-µW 50-Mops 1-V DSP for a hearing aid chip set. IEEE Journal of Solid-State<br />

Circuits, 35(11), Nov. 2000, pp. 1705–1712.<br />

© 2002 by CRC Press LLC

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!