15.01.2013 Views

U. Glaeser

U. Glaeser

U. Glaeser

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

8. Zhang, H., et al., A 1 V heterogeneous reconfigurable processor IC for embedded wireless applications,<br />

in ISSCC Dig. Tech. Papers, Feb. 2000, 68.<br />

9. Zhang, H., et al., A 1 V heterogeneous reconfigurable DSP IC for wireless baseband digital signal<br />

processing, J. Solid-State Circuits, Vol. 35, No. 11, 1697, 2000.<br />

10. Abnous, A., and Rabaey, J., Ultra-low-power domain-specific multimedia processors, in Proc. IEEE<br />

VLSI Signal Processing Workshop, San Francisco, California, USA, Oct. 1996.<br />

11. Abnous, A., et al., Evaluation of a low-power reconfigurable DSP architecture, in Proc. Reconfigurable<br />

Architectures Workshop, Orlando, Florida, USA, March 1998.<br />

12. Rabaey, J., Reconfigurable computing: the solution to low power programmable DSP, in Proc. 1997<br />

ICASSP Conference, Munich, April 1997.<br />

13. Iwata, E., et al., A 2.2 GOPS video DSP with 2-RISC MIMD, 6-PE SIMD architecture for real-time<br />

MPEG2 video coding/decoding, in ISSCC Dig. Tech. Papers, Feb. 1997, 258.<br />

14. Benini, L., et al., Analysis of hazard contributions to power dissipation in CMOS ICs, in Proc. IWLPD,<br />

1994, 27.<br />

15. Burd, T., et al., A dynamic voltage scaled microprocessor system, in ISSCC Dig. Tech. Papers,<br />

Feb. 2000, 294.<br />

16. Burd, T., et al., A dynamic voltage scaled microprocessor system, J. Solid-State Circuits, Vol. 35,<br />

No. 11, 1571, 2000.<br />

17. Moussavi, M., Advanced interconnect schemes towards 01 µ m, in IEDM Tech. Dig., 1999, 611.<br />

18. Ahn, J., et al., 1 GHz microprocessor integration with high performance transistor and low RC delay,<br />

in IEDM Tech. Dig., 1999, 683.<br />

19. Yamashita, K., et al., Interconnect scaling scenario using a chip level interconnect model, Transactions<br />

on Electron Devices, Vol. 47, No. 1, 90, 2000.<br />

20. Shahidi, G., et al., Partially-depleted SOI technology for digital logic, in ISSCC Dig. Tech. Papers,<br />

Feb. 1999, 426.<br />

21. Allen, D., et al., A 0.2 µ m 1.8 V SOI 550 MHz 64 b PowerPC microprocessor with copper interconnects,<br />

in ISSCC Dig. Tech. Papers, Feb. 1999, 438.<br />

22. Buchholtz, T., et al., A 660 MHz 64 b SOI processor with Cu interconnects, in ISSCC Dig. Tech.<br />

Papers, Feb. 2000, 88.<br />

23. Kim, Y., et al., A 0.25 µ m 600 MHz 1.5 V SOI 64 b ALPHA microprocessor, in ISSCC Dig. Tech.<br />

Papers, Feb. 1999, 432.<br />

© 2002 by CRC Press LLC

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!