15.01.2013 Views

U. Glaeser

U. Glaeser

U. Glaeser

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

References<br />

1. Parakevopoulos, D.E. and Fey, C.F., “Studies in LSI techonology economics III: Design schedules for<br />

application-specific integrated circuits,” Journal of Solid-State Circuits, vol. sc-22, pp. 223–229, April<br />

1987.<br />

2. Dear, I.D. et al., “Economic effects in design and test,” IEEE Design & Test of Computers, December<br />

1991, pp. 64–77.<br />

3. Williams, M.I.Y and Angell, J.B., “Enhanced testability of large scale integrated circuits via test points<br />

and additional logic,” IEEE Transactions of Computers, C-22, no. 1, pp. 46–60, 1973.<br />

4. Garey, M.R. and Johnson, D.S., Computers and Intractability: A Guide to the Theory of NP-Completeness,<br />

W.H. Freeman, San Francisco, 1979.<br />

5. Agrawal, V.D., Kime, C.R., and Saluja, K.K., “A tutorial on built-in self test,” IEEE Design & Test of<br />

Computers, Part 1, March 1993, pp. 73–82.<br />

6. V.D. Agrawal, C.R. Kime, and K.K. Saluja, “A tutorial on built-in self test,” IEEE Design & Test of<br />

Computers, Part 2, June 1993, pp. 69–77.<br />

7. Parker, K.P., McDermid, J.E., and Oresjo, S., “Structure and metrology for analog testability bus,” in<br />

Proceedings of the International Test Conference, 1993, pp. 309–317.<br />

8. Wagner, K.D. and Dey, S., “High-level synthesis for testability: a survey and perspectives,” in Proceedings<br />

of 33rd Design Automation Conference, pp. 131–136.<br />

9. Chickermane, V., Lee, J., and Patel, J.H., “Addressing design for testability at the architectural level,”<br />

IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 13, no. 7, July<br />

1994, pp. 920–934.<br />

10. Aktouf, C., Fleury, H., and Robach, C., “Inseting scan at the behavioural level,” IEEE Design & Test<br />

of Computers, July–September, pp. 34–44.<br />

11. Abramovici, M., Breuer, M.A., and Friedman, A.D., Digital Systems Testing and Testable Design,<br />

Computer Science Press, 1990.<br />

12. Maunder, C.M. and Tulloss, R.E., “An introduction to the boundary-scan standard: ANSI/IEEE Std<br />

1149.1,” Journal of Electronic Testing, Theory and Applications (JETTA), vol. 2, no. 1, March 1991,<br />

pp. 27–42.<br />

13. Parker, K.P. and Oresjo, S., “A language for describing boundary-scan devices,” in Proceedings of the<br />

International Test Conference, September 1990, pp. 222–234.<br />

© 2002 by CRC Press LLC

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!