15.01.2013 Views

U. Glaeser

U. Glaeser

U. Glaeser

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

24. Lee, K. and Nowka, K., 1 GHz Leading Zero Anticipator Using Independent Sign-bit Determination<br />

Logic, in IEEE Symposium on VLSI Circuits, Digest of Technical Papers, 2000, 194–195.<br />

25. Nowka, K. and Burns, J., Parallel Condition-Code Generating for High Frequency PowerPC Microprocessors,<br />

in IEEE Symposium on VLSI Circuits, Digest of Technical Papers, 1998, 112–115.<br />

26. Heald, R., et al., 64 kB Sum-addressed-memory cache with 1.6 ns cycle and 2.6 ns latency, IEEE J.<br />

Solid-State Circuits, 33, 1682, 1998.<br />

27. Silberman, J., et al., A 1.6 ns Access, 1 GHz Two-Way Set-Predicted and Sum-Indexed 64- kbyte Data<br />

Cache, in IEEE Symposium on VLSI Circuits, Digest of Technical Papers, 2000, 220–221.<br />

28. Restle, P., et al., A Clock Distribution Network for Microprocessors, in IEEE Symposium on VLSI<br />

Circuits, Digest of Technical Papers, 2000,184–187.<br />

29. Bailey, D. and Benschneider, B. Clocking design and analysis for a 600-MHz Alpha microprocessor,<br />

IEEE J. Solid-State Circuits, 11, 1627, 1998.<br />

30. Gregor, R., On the relationship between topography and transistor matching in an analog CMOS<br />

technology, IEEE Transactions on Electronic Devices, 39, 275, 1992.<br />

31. Nassif, S., Delay Variability: Sources, Impacts and Trends, in ISSCC Digest of Technical Papers, 2000,<br />

368–369.<br />

32. Acar, E., et. al., Assessment of True Worst-Case Circuit Performance Under Interconnect Parameter<br />

Variations, in Proceedings of Intnl Symp on Quality Electronic Design, 2001, 431–436.<br />

© 2002 by CRC Press LLC

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!