15.01.2013 Views

U. Glaeser

U. Glaeser

U. Glaeser

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

5. Y. Idei et al., “Capacitor-coupled complementary emitter-follower for ultra-high-speed low-power<br />

bipolar logic circuits,” in Symp. VLSI Circuits Dig. Tech. Papers, pp. 25–26, May 1993.<br />

6. T. Kuroda et al., “Capacitor-free level-sensitive active pull-down ECL circuit with self-adjusting<br />

driving capability,” IEEE J. Solid-State Circuits, vol. 31, no. 6, pp. 819–827, June 1996.<br />

7. T. Kuroda et al., “Automated bias control (ABC) circuit for high-performance VLSI’s,” IEEE J. Solid-<br />

State Circuits, vol. 27, no. 4, pp. 641–648, April 1992.<br />

8. D. Gray et al., “A 51 K gate low power ECL gate array family with metal-compiled and embedded<br />

SRAM,” in Proc. IEEE CICC, pp. 23.4.1–23.4.4., May 1993.<br />

9. B. Razavi et al., “Design techniques for low-voltage high-speed digital bipolar circuits,” IEEE J. Solid-<br />

State Circuits, vol. 29, no. 3, pp. 332–339, March 1994.<br />

10. W. Wihelm and P. Weger, “2 V Low-Power Bipolar Logic,” in ISSCC Dig. of Tech. Papers, pp. 94–95,<br />

Feb. 1994.<br />

11. T. Kuroda et al., “1.65 Gb/s 60 mW 4:1 multiplexer and 1.8 Gb/s 80 mW 1:4 demultiplexer Ics using<br />

2 V 3-level series-gating ECL circuits,” in ISSCC Dig. of Tech. Papers, pp. 36–37, Feb. 1995.<br />

© 2002 by CRC Press LLC

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!