15.01.2013 Views

U. Glaeser

U. Glaeser

U. Glaeser

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

References<br />

1. Bahl L., Cocke J., Jelinek F., Raviv J., “Optimal decoding of linear codes for minimizing symbol error<br />

rate,” IEEE Trans. Information Theory, vol. IT-20, pp. 284–287, March 1974.<br />

2. Berrou C., Glavieux A., Thitimajshima P., “Near shannon limit error-correcting coding and decoding:<br />

turbo-codes (1),” Proc. ICC ’93, May 1993.<br />

3. Catthoor F., De Man H., “Application-specific architectural methodologies for high-throughput<br />

digital signal and image processing,” IEEE Transactions on ASSP, Feb. 1990.<br />

4. Forney G., “The viterbi algorithm,” Proceedings of the IEEE, vol. 61, no. 3, pp. 268–278, March 1973.<br />

5. Gass W., Bartley D., “Programmable DSPs,” Chapter 9 in Digital Signal Processing for Multimedia<br />

Systems, Parhi K., Nishitani T. (Eds.), Marcel Dekker Inc., New York, 1999.<br />

6. Gatherer A., Stetzler T., McMahan M., Auslander E., “DSP-based architectures for mobile communications:<br />

past, present, future,” IEEE Communications Magazine, pp. 84–90, Jan. 2000.<br />

7. Hagenauer J., Hoeher P., “A viterbi algorithm with soft-decision outputs and its applications,” Proc.<br />

Globecom ’89, pp. 47.1.1–47.1.7, Nov. 1989.<br />

8. Hennessy J., Patterson D., Computer Architecture: A Quantitative Approach, 2nd Edition, Morgan<br />

Kaufmann Publ., San Francisco, CA, 1996.<br />

9. Kabuo H., Okamoto M., et al. “An 80 MOPS peak high speed and low power consumption 16-bit<br />

digital signal processor,” IEEE Journal of Solid-State Circuits, vol. 31, no. 4, pp. 494–503, 1996.<br />

10. Kolagotla R., et al., “A 333 MHz dual-MAC DSP architecture for next-generation wireless applications,”<br />

Proceedings ICASSP, Salt Lake City, UT, May 2001.<br />

11. Lapsley P., Bier J., Shoham A., Lee E.A., DSP Processor Fundamentals: Architectures and Features,<br />

IEEE Press, 1996.<br />

12. Lee E.A., “Programmable DSP architectures: Part I and Part II,” IEEE ASSP Magazine, pp. 4–19, Oct.<br />

1988, pp. 4–14, Jan. 1989.<br />

13. McMahan M.L., “Evolving cellular handset architectures but a continuing, insatiable desire for DSP<br />

MIPS,” Texas Instruments Technical Journal, Jan.–Mar. 2000, vol. 17, no. 1, reprinted as Application<br />

Report SPRA650-March 2000.<br />

14. Okamoto M., Stone K., et al., “A high performance DSP architecture for next generation mobile<br />

phone systems,” 1998 IEEE DSP Workshop.<br />

15. Oliphant M., “The mobile phone meets the internet,” IEEE Spectrum, pp. 20–28, Aug. 1999.<br />

16. Schaumont P., Verbauwhede I., Keutzer K., Sarrafzadeh M., “A quick safari through the reconfiguration<br />

jungle,” Proceedings 38th Design Automation Conference, Las Vegas, NV, June 2001.<br />

17. Strauss W., “Digital signal processing, the new semiconductor industry technology driver,” IEEE<br />

Signal Processing Magazine, pp. 52–56, March 2000.<br />

18. Texas Instruments, TMS320C5x User’s Guide, document SPRU056B, Jan. 1993.<br />

19. Texas Instruments, TMS320C54x DSP CPU Reference Guide, document SPRU131G, March 2001.<br />

20. Verbauwhede I., Scheers C., Rabaey J., “Analysis of multidimensional DSP specifications,” IEEE<br />

Transactions on signal processing, vol. 44, no. 12, pp. 3169–3174, Dec. 1996.<br />

21. Verbauwhede I., Touriguian M., “Wireless digital signal processing,” Chapter 11 in Digital Signal<br />

Processing for Multimedia Systems, Parhi K., Nishitani T. (Eds.), Marcel Dekker Inc., New York, 1999.<br />

22. Verbauwhede I., Nicol C., “Low power DSP’s for wireless communications,” Proceeding ISLPED,<br />

pp. 303–310, Aug. 2000.<br />

© 2002 by CRC Press LLC

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!