13.07.2015 Views

Intel 80312 I/O Companion Chip - ECEE

Intel 80312 I/O Companion Chip - ECEE

Intel 80312 I/O Companion Chip - ECEE

SHOW MORE
SHOW LESS
  • No tags were found...

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

<strong>Intel</strong> ® <strong>80312</strong> I/O <strong>Companion</strong> <strong>Chip</strong>I 2 C Bus Interface Unit12.2.3.3 STOP ConditionThe STOP condition (bits 1:0 of the ICR set to 10 2 ) terminates a data transfer. In master-transmitmode, the STOP bit and the Transfer Byte bit in the ICR must be set to initiate the last byte transfer(see Figure 12-3). In master-receive mode, to initiate the last transfer the <strong>Intel</strong> ® 80200 processormust set the Ack/Nack bit, the STOP bit, and the Transfer Byte bit in the ICR. Software must clearthe STOP condition after it is transmitted.Figure 12-4.START and STOP ConditionsNo START or STOP ConditionData byteAck/NackSTART ConditionSTARTTarget Slave AddressR/W#Ack/NackSTOP ConditionData ByteR/W#Ack/NackSTOPDeveloper’s Manual 12-7

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!