04.03.2013 Views

RL78/D1A User's Manual: Hardware - Renesas

RL78/D1A User's Manual: Hardware - Renesas

RL78/D1A User's Manual: Hardware - Renesas

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

Under development<br />

Preliminary document<br />

Specifications in this document are tentative and subject to change.<br />

<strong>RL78</strong>/<strong>D1A</strong> CHAPTER 33 ELECTRICAL SPECIFICATIONS (L GRADE PRODUCT) (TARGET)<br />

TA = -40 to +105 C, 2.7 V VDD = EVDD0 = EVDD1 4.0 V, VSS = EVSS0 = EVSS = 0 V<br />

Parameter Symbols Conditions Min. Typ. Max. Unit<br />

Note 1<br />

Output current, high IOH1 Per pin -1.0 mA<br />

IOH2 Per pin, P73 or P135 (SG port) -7.5 mA<br />

IOHTOTAL Total<br />

Group 1L -15.0 mA<br />

(When duty = Group 1R -30.0 mA<br />

Note 2<br />

70%)<br />

Group 1C (100 pin) -7.0 mA<br />

for 100 pin -52.0 mA<br />

for 80 pin, 64 pin, 48 pin -33.0 mA<br />

Output current, low IOL1 Per pin 1.5 mA<br />

IOL2 Per pin, P73 or P135 (SG ports) 7.0 mA<br />

IOLTOTAL Total<br />

Group 1L 18.0 mA<br />

(When duty = Group 1R 30.0 mA<br />

Note 2<br />

70%)<br />

Group 1C(100 pin) 10.0 mA<br />

for 100 pin 58.0 mA<br />

for 80,64,48 pin 35.0 mA<br />

Note 3<br />

Input voltage, high VIH1 Schmitt3 mode 0.8VDD VDD V<br />

VIH2 Schmitt1 mode Note 4 0.7VDD VDD V<br />

Note 3<br />

Input voltage, low VIL1 Schmitt3 mode 0 0.4VDD V<br />

VIL2 Schmitt1 mode Note 4 0 0.3VDD V<br />

Input hysterisis width VIHYS1 Schmitt3 mode 0.05 0.21 V<br />

Note 3, 5<br />

VIHYS2 Schmitt1 mode Note 4 0.08 0.53 V<br />

Output voltage, high VOH1 IOH = -1.0 mA VDD-0.5 VDD V<br />

Note<br />

1<br />

VOH2 IOH = -7.5 mA, P73 or P135 (SG port) VDD-0.7 VDD V<br />

Output voltage, low VOL1 IOL = 1.5 mA 0 0.5 V<br />

VOL2 IOL= 7.0 mA, P73 or P135 (SG port) 0 0.7 V<br />

Input leakage current,<br />

high<br />

ILIH1 VI=VDD 1 A<br />

Input leakage current,<br />

low<br />

ILIL1 VI = VSS -1 A<br />

On chip pull-up<br />

Note 6<br />

resistance<br />

RU VI = VSS 10 20 100 k<br />

On chip pull-down<br />

Note 7<br />

resistance<br />

RD VI = VDD 100 k<br />

Notes 1. When P60 or P61 is set to Nch open drain mode, it does not drive high level output.<br />

2. Total current should be decreased when duty is more than 70%. However, total current cannot be<br />

increased even if duty is less than 70% to keep VOH/VOL specification.<br />

3. Except P130 because it is output only port.<br />

4. P01, P10, P11, P17, P50 to P52, P54 to P57, P61, P63, P70, P135 only.<br />

5. This value is defined by evaluation result.<br />

6. Except P130 and P137. Pull-up resistance is connected by software when pin is set to input mode.<br />

7. LCD segment shared pins only. Pull-down resistance is connected during reset.<br />

R01UH0317EJ0004 Rev. 0.04 1251<br />

Feb. 22, 2013

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!